# **DC-DC Front-End Power Supply** The PET2000-12-074xD is a 2000 Watt DC to DC power supply that converts 40-72 VDC voltage into an isolated main output of +12 VDC for powering intermediate bus architectures (IBA) in high performance and reliability servers, routers, and network switches. The PET2000-12-074xD utilizes full digital control architecture for greater efficiency, control, and functionality. This power supply meets international safety standards. ### **Key Features & Benefits** - Best-in-class, "Platinum" efficiency - Wide input voltage range: 40-72 VDC - Always-On 12 V / 3 A / 36 W standby output - Hot-plug capable - Parallel operation with active current sharing - Full digital controls for improved performance - High density design: 42.1 W/in<sup>3</sup> - Small form factor: 73.5 x 40.0 x 265 mm - PMBus® communication interface for control, programming and monitoring - Status LED with fault signaling ### **Applications** - Networking Switches - Servers & Routers - Telecommunications Disclaimer: PMBus is a registered trademark of SMIF, Inc. #### 1. ORDERING INFORMATION | PET | 2000 | - | 12 | - | 074 | х | D | x | |-----------------------|-------------|------|-----------|------|-------|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------| | <b>Product Family</b> | Power Level | Dash | V1 Output | Dash | Width | Airflow | Input | DC Inlet | | PET Front-Ends | 2000 W | | 12 V | | 74 mm | N: Normal<br>R: Reverse | D: DC | <ul> <li>- Black, 6 AWG (C10-747100)*</li> <li>K - Black, 4 AWG (C10-747442)</li> <li>Y - Grey, 6 AWG (C10-638974)</li> </ul> | <sup>\*</sup> Default option – no suffix needed. Input plug with wire: Amphenol # CR-302001-257 #### 2. OVERVIEW The PET2000-12-074xD DC/DC power supply is a fully DSP controlled, highly efficient front-end power supply. It incorporates state-of-the art technology and uses an interleaved forward converter topology with active clamp and synchronous rectification to reduce component stresses, thus providing increased system reliability and very high efficiency. With a wide input DC voltage range the PET2000-12-074xD maximizes power availability in demanding server, network, and other high availability applications. The supply is fan cooled and ideally suited for integration with a matching airflow path. An active OR-ing device on the output ensures no reverse load current and renders the supply ideally suited for operation in redundant power systems. The always-on standby output provides power to external power distribution and management controllers. It is protected with an active OR-ing device for maximum reliability. Status information is provided with a front-panel LED. In addition, the power supply can be controlled and the fan speed set via the I<sup>2</sup>C bus. The I<sup>2</sup>C bus allows full monitoring of the supply, including input and output voltage, current, power, and inside temperatures. Cooling is managed by a fan controlled by the DSP controller. The fan speed is adjusted automatically depending on the actual power demand and supply temperature and can be overridden through the I<sup>2</sup>C bus. Figure 1. Block Diagram #### 3. ABSOLUTE MAXIMUM RATINGS Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect long-term reliability and cause permanent damage to the supply. | PARAMETER | | CONDITIONS / DESCRIPTION | MIN | MAX | UNITS | |-----------|-----------------------|--------------------------|-----|-----|-------| | Vi max | Maximum Input Voltage | Continuous | | 72 | VDC | #### 4. INPUT General Condition: T<sub>A</sub> = 0...40 °C (PET2000-12-074RD), T<sub>A</sub> = 0...55 °C (PET2000-12-074ND), unless otherwise noted. | PARAMET | ER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |----------|----------------------------------|-------------------------------------------------------------|------|-----|------|------| | Vi start | Minimum Operating Input Voltage | Stand-by output available, DSP running | 32 | | | VDC | | Vi nom | Nominal Input Voltage | | | 53 | | VDC | | Vi | Input Voltage | Normal operation (from Vi min to Vi max) | 40 | | 72 | VDC | | li | Input Current | Vi > Vi min | | | | Α | | li pk | Inrush Current Limitation | From Vi min to Vi max, T <sub>A</sub> = 25°C, turn on | | 40 | 55 | Α | | Vi on | Turn-On Standby Input<br>Voltage | Ramping up | 30 | | | VDC | | Vi on | Turn-On Input Voltage | Ramping up | 41 | | 42 | VDC | | Vi off | Turn-Off Input Voltage | Ramping down | 38.0 | | 39.5 | VDC | | | | Vi = -53 VDC; 20% load | | 93 | | % | | η | Efficiency | Vi = -53 VDC; 50% load | | 95 | | % | | | | Vi = -53 VDC; 100% load | | 93 | | % | | Thold_V1 | Hold-Up Time V1 | 167 A on I1, 2.5 A on Vsb with 2,200 μF of Load capacitance | 5 | 6 | | ms | | Thold_sb | Hold-Up Time Vsb | 167 A on I1, 2.5 A on Vsb with 2,200 μF of Load capacitance | 10 | 18 | | ms | #### **4.1 INPUT FUSE** A fast-acting 80 A input fuse in the negative voltage path inside the power supply protect against severe defects. The fuse is not accessible from the outside and are therefore not serviceable parts. #### **4.2 INRUSH CURRENT** Internal bulk capacitors will be charged through resistors connected from bulk cap minus pin to the DC rail minus, thus limiting the inrush current. After the inrush phase, NTC resistors are then shorted with MOSFETs connected in parallel. The Inrush control is managed by the digital controller (DSP). ### **4.3 INPUT UNDER-VOLTAGE** If the value of input DC voltage stays below the input under voltage lockout threshold Vi on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again. If the input voltage stays below the input undervoltage lockout threshold Vi on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again. #### 5. **OUTPUT** General Condition: $T_A = 0...40$ °C (PET2000-12-074RD), $T_A = 0...55$ °C (PET2000-12-074ND), unless otherwise noted. | PARAMET | TER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|------------|---------------------| | Main Outp | ut V <sub>1</sub> | | | | | | | V <sub>1 nom</sub> | Nominal Output Voltage | | | 12.0 | | VDC | | V <sub>1 set</sub> | Output Setpoint Accuracy | $0.5 \cdot I_{1 nom}, T_A = 25^{\circ} C$ | -0.5 | | +0.5 | %V <sub>1 nom</sub> | | dV <sub>1 tot</sub> | Total Static Regulation | $V_{i min}$ to $V_{i max}$ , 0 to 100% $I_{1 nom}$ , $T_A = 0$ to 40°C | -5 | | +5 | %V <sub>1 nom</sub> | | P <sub>1 nom</sub> | Nominal Output Power <sup>1</sup> | $V_{imin}$ to $V_{imax}$ , $T_A = 0$ to 55°C (PET2000-12-074ND) $V_{imin}$ to $V_{imax}$ , $T_A = 0$ to 40°C (PET2000-12-074RD) | | 2000 | | W | | I <sub>1 nom</sub> | Output Current | $V_{imin}$ to $V_{imax}$ ,, $T_A = 0$ to 55°C (PET2000-12-074ND)<br>$V_{imin}$ to $V_{imax}$ ,, $T_A = 0$ to 40°C (PET2000-12-074RD) | 0.0 | | 167 | ADC | | I <sub>1 peak</sub> | Peak Output Current | V <sub>i min</sub> to V <sub>i max</sub> , | 0.0 | 175.3 | | ADC | | $V_{1pp}$ | Output Ripple Voltage <sup>2</sup> | $V_{i min}$ to $V_{i max}$ , 0 to 100% $I_{1 nom}$ , $C_{ext} \ge 1$ mF/Low ESR | | | 120 | mVpp | | dV <sub>1 load</sub> | Load Regulation | Vi nom, 0 to 100% I <sub>1 nom</sub> | | -160 | | mV | | dV1 line | Line Regulation | Vi min to Vi max, 0.5 · I1 nom | -20 | 0 | 20 | mV | | dV₁ temp | Thermal Drift | Vi nom HL, 0.5 · It nom | | | -0.5 | mV/°C | | dI <sub>1 share</sub> | Current Sharing | Deviation from $h_{tot}$ / N, $h > 10\%$ | -4 | | +4 | ADC | | VISHARE | Current Share Bus Voltage | I <sub>1 peak</sub> at 180 A | | 9.4 | | VDC | | dV <sub>1 lt</sub> | Load Transient Response | $\Delta h = 40\% h_{\text{nom}}, h = 10 \dots 100\% h_{\text{nom}}, C_{\text{ext}} = 0 \text{ mF},$ | | | 0.6 | VDC | | trec | Recovery Time | $dI_1/dt = 1A/\mu s$ , recovery within 1% of $V_{1 \text{ nom}}$ | | 0.5 | 1 | ms | | V <sub>1 dyn</sub> | Dynamic Load Regulation | $\Delta h = 40\% \ h_{\text{nom}}$ , starting anywere from 10% to 60%, $f = 50 \dots 5000 \ \text{Hz}$ , Duty cycle = 10 90%, $C_{ext} = 2 \dots 30 \ \text{mF}$ , di/dt =1A/ $\mu$ s, 25°C | 11.4 | | 12.6 | V | | tv1 on delay | Delay time from DC applied | V1 in regulation Vi = 0V to $V_{i min}$ , $V_{i nom}$ , $V_{i max}$ | | | 3 | sec | | t <sub>V1 rise</sub> | Output Voltage Rise Time | $V_1 = 1090\% \ V_{1 \text{ nom}}, \ C_{ext} < 10 \text{ mF}$ | | 10 | 200 | ms | | tv1 ovr sh | Output Turn-on Overshoot | Vi nom, 0 to 100% I <sub>1 nom</sub> | | | 13.2 | V | | dV <sub>1 sense</sub> | Remote Sense | Compensation for cable drop, 0 to 100% It nom | | | 0.25 | V | | Cv1 load | Capacitive Loading | | 0 | | 20 | mF | | OVP | Over voltage Trip | Vi min to Vi max, | 13.6 | | 15.0 | V | | Standby 0 | utput V <sub>SB</sub> | | | | | | | V <sub>SB nom</sub> | Nominal Output Voltage | I <sub>SB</sub> =1.25A (50% of I <sub>SBnom</sub> , 25°C, (PET2000-12-074ND)) | | 12.0 | | VDC | | V <sub>SB set</sub> | Output Setpoint Accuracy | IsB =1.50A (50% of I <sub>SBnom</sub> , 25°C, (PET2000-12-074RD)) | -2 | | +2 | $%V_{\it SBnom}$ | | dV <sub>SB tot</sub> | Total Regulation | V <sub>i min</sub> to V <sub>i max</sub> , 0 to 100% I <sub>SB nom</sub> | -5 | | +5 | %V <sub>SBnom</sub> | | P <sub>SB nom</sub> | Nominal Output Power | $V_{i min}$ to $V_{i max}$ , $T_A = 0$ to 75°C (PET2000-12-074ND) | | 30 | | W | | P <sub>SB peak</sub> | Peak Output Power | $V_{i min}$ to $V_{i max}$ , $T_A = 0$ to 55°C (PET2000-12-074RD)<br>$V_{i min}$ to $V_{i max}$ (PET2000-12-074ND)<br>$V_{i min}$ to $V_{i max}$ (PET2000-12-074RD) | | 36<br>34<br>40 | | W<br>W<br>W | | I <sub>SB nom</sub> | Output Current | $V_{imin}$ to $V_{imax}$ , $T_A = 0$ to $75^{\circ}$ C (PET2000-12-074ND)<br>$V_{imin}$ to $V_{imax}$ , $T_A = 0$ to $55^{\circ}$ C (PET2000-12-074RD) | 0 | 10 | 2.5<br>3.0 | ADC<br>ADC | | ISB peak | Peak Output Current | V <sub>i min</sub> to V <sub>i max</sub> (PET2000-12-074ND)<br>V <sub>i min</sub> to V <sub>i max</sub> (PET2000-12-074RD) | 2.85<br>3.4 | 3.8<br>3.5 | 4.5<br>5 | ADC<br>ADC | | $V_{SBpp}$ | Output Ripple Voltage <sup>2</sup> | $V_{i min}$ to $V_{i max}$ , 0 to 100% $I_{SB nom}$ , $C_{ext} = 0$ mF | | | 150 | mVpp | | | | $V_{i min}$ to $V_{i max}$ , 0 to 100% $I_{SB nom}$ , $C_{ext} \ge 2$ mF/Low ESR | | | 120 | mVpp | | dV <sub>SB load</sub> | Load Regulation | $V_{i nom HL}$ , 0 to 100% $I_{SB nom}$ | | -300 | | mV | | dV <sub>SB line</sub> | Line Regulation | $V_{i min}$ to $V_{i max}$ , $I_{SB nom} = 0 A$ | -20 | 4 | 20 | mV | | dV <sub>SB temp</sub> | Thermal Drift | Vi nom HL, ISB nom = 0 A | | | -0.5 | mV/°C | | dl <sub>SB</sub> share | Current Sharing | Deviation from $k_{B \text{ tot}} / N$ , $k_{B} = 0.5 \cdot I_{SB \text{ nom}}$ | -1 | | +1 | ADC | $<sup>^1</sup>$ See also chapter TEMPERATURE AND FAN CONTROL $^2$ Measured with a 10 $\mu F$ low ESR capacitor in parallel with a 0.1 $\mu F$ ceramic capacitor at the point of measurement | dV <sub>SB It</sub> | Load Transient Response | $\Delta k_{\rm B} = 50\% \ k_{\rm B nom}, \ k_{\rm B} = 0 \dots 100\% \ k_{\rm B nom},$ | | 0.2 | 0.3 | VDC | |---------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-----| | trec | Recovery Time | $dk_B/dt = 1A/\mu s$ , recovery within 1% of $V_{SB nom}$ | | 1 | 2 | ms | | V <sub>SB dyn</sub> | Dynamic Load Regulation | $\Delta k_{\rm B} = 1$ A, $k_{\rm B} = 0$ $l_{\rm SB~nom}$ , $f = 50$ $5000$ Hz,<br>Duty cycle = $10$ $90\%$ , $C_{\rm ext} = 0$ $5$ mF | 10.8 | | 13.2 | V | | tvsB rise | Output Voltage Rise Time | $V_{SB} = 1090\% V_{SB nom}, C_{ext} < 1 \text{ mF}$ | 5 | 10 | 20 | ms | | tvsB ovr sh | Output Turn-on Overshoot | Vinom, 0 to 100% IsB nom | | | 13.2 | V | | CVSB load | Capacitive Loading | | 0 | | 3000 | μF | ### 6. EFFICIENCY Figure 2. Efficiency vs. Output Power ### 7. OUTPUT GROUND / CHASSIS CONNECTION The output return path serves as power and signal ground. All output voltages and signals are referenced to these pins. To prevent a shift in signal and voltage levels due to ground wiring voltage drop a low impedance ground plane should be used as shown in *Figure 3*. Alternatively, separated ground signals can be used as shown in *Figure 4*. In this case the two ground planes should be connected together at the power supplies ground pins. Figure 3. Common low impedance ground plane Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 Figure 4. Separated power and signal ground Due the unit has no Input Earth Connector Terminal on the front of the unit it is mandatory to have a reliable system output GND to Earth connection. Figure 5. Block diagram with reliable System Earth connection ### 8. PROTECTION General Condition: T<sub>A</sub> = 0...40 °C (PET2000-12-074RD), T<sub>A</sub> = 0...55 °C (PET2000-12-074ND), unless otherwise noted. | PARAME" | ΓER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------------------------|----------------------------------|---------------------------------------------------------------------------|------|------|------|------| | F | Input Fuse (L) | Not use accessible, fast acting | | 80 | | Α | | V <sub>1 OV</sub> | OV Threshold V <sub>1</sub> | Over Voltage I/ Protection Letch off Type | 13.6 | 14.3 | 14.5 | VDC | | tv1 ov | OV Trip Time $V_1$ | Over Voltage V <sub>1</sub> Protection, Latch-off Type | | | 1 | ms | | V <sub>VSB</sub> OV | OV Threshold V <sub>SB</sub> | Over Veltage I/ Protection Automatic retry each 1e | 13.6 | 14.3 | 14.5 | VDC | | tvsB ov | OV Trip Time VsB | Over Voltage V <sub>7</sub> Protection, Automatic retry each 1s | | | 1 | ms | | 4 | OC Limit V <sub>1</sub> | Over Current Limitation, Latch-off, Vi min to Vi max | 169 | | 175 | ADC | | V1 OC Slow | OC LITTIL V1 | Over Current Limitation, Latch-off time | | 20 | | s | | I <sub>V1 OC Fast</sub> | Fast OC Limit V <sub>1</sub> | Fast Over Current Limit. Latch-off, Vi min to Vi max | 176 | | | ADC | | tv1 OC Fast | Fast OC Trip time V <sub>1</sub> | Fast Over Current Limitation, Latch-off time | 50 | | 60 | ms | | <b>1</b> √1 SC | Max Short Circuit Current 1/3 | $V_1 < 3$ V, time until $k_1$ is limited to $< k_{1 \rm sc}$ | | | 180 | Α | | t√1 sc | Short Circuit Regulation Time | Over Current Limitation, Constant-Current Type | | | 2 | ms | | IVSB OC | OC Limit V <sub>SB</sub> | Over Current Limit., time until $k_{\rm SB}$ is limited to $k_{\rm SBOC}$ | | | 6 | Α | | tvsb oc | OC Trip time V <sub>SB</sub> | Automatic shut-down | | | 1 | ms | | T <sub>SD</sub> | Over Temperature on Heat Sinks | | | 115 | | °C | | OVP | Over voltage trip | $V_{i min}$ to $V_{i max}$ | 13.6 | | 15.0 | V | | | | | | | | | #### **8.1 OVERVOLTAGE PROTECTION** The PET2000-12-074xD front-end provides a fixed threshold overvoltage (OV) protection implemented with a HW comparator for both the main and the standby output. Once an OV condition has been triggered on the main output, the supply will shut down and latch the fault condition. The latch can be unlocked by disconnecting the supply from the DC supply or by toggling the PSON\_L input. The standby output will continuously try to restart with a 1 s interval after OV condition has occurred. #### **8.2 UNDERVOLTAGE DETECTION** Both main and standby outputs are monitored. LED and PWOK\_H pin signal if the output voltage exceeds ±5% of its nominal voltage. The main output will latch off if the main output voltage $V_7$ falls below 10 V (typically in an overload condition) for more than 55 ms. The latch can be unlocked by disconnecting the supply from the DC supply or by toggling the PSON\_L input. If the standby output leaves its regulation bandwidth for more than 2 ms then the main output is disabled to protect the system. #### 8.3 CURRENT LIMITATION ### **MAIN OUTPUT** The main output exhibits a substantially rectangular output characteristic controlled by a software feedback loop. If output current exceeds $I_{V1\ OC\ Fast}$ it will reduce output voltage in order to keep output current at $I_{V1\ OC\ Fast}$ . If the output voltage drops below ~10.0 VDC for more than 55 ms, the output will latch off (standby remains on). The latch can be unlocked by disconnecting the supply from the DC mains or by toggling the PSON\_L input. The main output current limitation thresholds depend on the actual input applied to the power supply. #### STANDBY OUTPUT The standby output exhibits a substantially rectangular output characteristic down to 0 V (no hiccup mode / latch off). The current limitation of the standby output is independent of the DC input voltage. Running in current limitation causes the output voltage to fall, this will trigger under voltage protection and disables the main output. ### 9. MONITORING The power supply operating parameters can be accessed through I<sup>2</sup>C interface. For more details refer to chapter I2C / PMBus® COMMUNICATION and document URP.00234 (PET2000-12-074 PMBus® Communication Manual). | PARAMET | rer . | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |---------------------|------------------------------|-------------------------------------------|------|-----|------|------| | V <sub>i mon</sub> | Input Voltage | $V_{i min LL} \leq V_i \leq V_{i max}$ | -2 | | +2 | VDC | | I <sub>i mon</sub> | Input Current | <i>l<sub>i</sub></i> > 5.8 A | -10 | | +10 | % | | Pi mon | True Input Power | <i>P<sub>i</sub></i> > 250 W | -10 | | +10 | % | | V <sub>1 mon</sub> | V₁ Voltage | | -0.2 | | +0.2 | VDC | | I <sub>1 mon</sub> | Is man Vs Current | I <sub>1</sub> > 50A | -2 | | +2 | % | | I1 mon | V) Guireit | 5 A < I₁ ≤ 50 A | -0.5 | | +0.5 | ADC | | $P_{1 nom}$ | $V_1$ Output Power | $P_i > 1000 \text{ W}$ | -3 | | +3 | % | | r 1 nom | v <sub>1</sub> Output i owei | 50 W < <i>P<sub>i</sub></i> ≤ 1000 W | -10 | | +10 | W | | V <sub>SB mon</sub> | V <sub>SB</sub> Voltage | | -0.2 | | +0.2 | VDC | | I <sub>SB mon</sub> | V <sub>SB</sub> Current | | -0.2 | | +0.2 | ADC | | T <sub>A mon</sub> | Inlet Temperature | $T_{A min} \le T_{A} \le T_{A max}$ | -5 | 2 | +5 | °C | | | | | | | | | Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 #### 10. SIGNALING AND CONTROL #### 10.1 ELECTRICAL CHARACTERISTICS | PARAME1 | rer | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|------|-----|-----|------| | PSON_H / | HOTSTANDBYEN_H | | | | | | | V <sub>IL</sub> | Input Low Level Voltage | PSON_L: Main output enabled<br>HOTSTANDBYEN_H: Hot Standby mode<br>not allowed | -0.2 | | 0.8 | V | | V <sub>IH</sub> | Input High Level Voltage | PSON_L: Main output disabled<br>HOTSTANDBYEN_H: Hot Standby mode<br>allowed | 2 | | 3.5 | V | | $I_{IL,H}$ | Maximum Input Sink or Source Current | $V_{\rm f}$ = -0.2 V to +3.5 V | -1 | | 1 | mA | | Rpull up | Internal Pull up Resistor to internal 3.3 V | | | 10 | | kΩ | | $R_{LOW}$ | Maximum external Pull down Resistance to GND to obtain Low Level | | | | 1 | kΩ | | Rніgн | Minimum external Pull down Resistance to GND to obtain High Level | | 50 | | | kΩ | | PWOK_H | | | | | | | | VOL | Output Low Level Voltage | $V_1$ or $V_{SB}$ out of regulation, $V_{Isink} < 4$ mA | 0 | | 0.4 | V | | Vон | Output High Level Voltage | $V_1$ and $V_{SB}$ in regulation, $I_{source} < 0.5$ mA | 2.4 | | 3.5 | V | | Rpull up | Internal Pull up Resistor to internal 3.3 V | | | 1 | | kΩ | | lou | Maximum Sink Current | <i>Vo</i> < 0.4 V | | | 4 | mA | #### 10.2 SENSE INPUTS The main output has sense lines implemented to compensate for voltage drop on load wires in both positive and negative path. The maximum allowed voltage drop is 200 mV on the positive rail and 100 mV on the GND rail. With open sense inputs the main output voltage will rise by 270 mV. Therefore, if not used, these inputs should be connected to the power output and GND at the power supply connector. The sense inputs are protected against short circuit. In this case the power supply will shut down. ### 10.3 CURRENT SHARE The PET front-ends have an active current share scheme implemented for V1. All the ISHARE current share pins need to be interconnected in order to activate the sharing function. If a supply has an internal fault or is not turned on, it will disconnect its ISHARE pin from the share bus. This will prevent dragging the output down (or up) in such cases. The current share function uses an analog bus to transmit and receive current share information. The controller implements a Master/Slave current share function. The power supply providing the largest current among the group is automatically the Master. The other supplies will operate as Slaves and increase their output current to a value close to the Master by slightly increasing their output voltage. The voltage increase is limited to +250 mV. The standby output uses a passive current share method (droop output voltage characteristic). ### 10.4 PSON\_L INPUT The PSON\_L is an internally pulled-up (3.3 V) input signal to enable/disable the main output V1 of the front-end. With low level input the main output is enabled. This active-low pin is also used to clear any latched fault condition. The PSON\_L can be either controlled by an open collector device or by a voltage source. Figure 6. PSON\_L connection #### 10.5 PWOK HOUTPUT The PWOK\_H is an open drain output with an internal pull-up to 3.3 V indicating whether both VSB and V1 outputs are within regulation. This pin is active-low. Figure 7. PWOK\_H connection ### 10.6 PRESENT\_L OUTPUT The PRESENT\_L pin is wired through a 100 Ohms resistor to internal GND within the power supply. This pin does indicate that there is a power supply present in this system slot. An external pull-up resistor has to be added within the application. Current into PRESENT\_L should not exceed 5mA to guarantee a low level voltage if power supply is seated. Figure 8. PRESENT\_L connection Asia-Pacific Europe, Middle East North America +1 408 785 5200 +86 755 298 85888 +353 61 225 977 ### 10.7 SIGNAL TIMING Figure 9. DC turn-on timing Figure 11. DC long dips Figure 10. DC short dips Figure 12. PSON\_L turn-on/off timing | PARAMETER | | DESCRIPTION /<br>CONDITION | MIN | NOM | MAX | UNIT | |----------------------------|----------------------------------------------------------------------|------------------------------------------|------|-----|----------------|------| | T <sub>DC VSB</sub> | DC Line to 90% V <sub>SB</sub> | | | | 3 | s | | tac v1 | DC Line to 90% V <sub>1</sub> | PSON_L = Low | | | 5 <sup>3</sup> | s | | tvsB v1 del | $V_{SB}$ to $V_1$ delay | PSON_L = Low | 50 | | 1000 | ms | | t <sub>V1 rise</sub> | $V_{1}$ rise time | See chapter OUTPUT | | | | | | t <sub>VSB rise</sub> | V <sub>SB</sub> rise time | See chapter OUTPUT | | | | | | T <sub>DC drop1</sub> | DC drop from Vi = 48 VDC, without $V_7$ leaving regulation | I <sub>1 nom</sub> , I <sub>SB nom</sub> | 5 | 5.5 | | ms | | T <sub>DC drop2</sub> | DC drop without V <sub>SB</sub> leaving regulation | I <sub>1 nom</sub> , I <sub>SB nom</sub> | 10 | | | ms | | tv1 holdup | Loss of DC to $V_1$ leaving regulation | See chapter INPUT | 5 | 6 | | ms | | tvsB holdup | Loss of DC to V <sub>1</sub> leaving regulation | See chapter INPUT | 6 | 12 | | ms | | t <sub>PWOK_H del</sub> | Outputs in regulation to PWOK_H asserted | | 5 | | 400 | ms | | tpwok_H wam | Warning time from de-assertion of PWOK_H to $V_1$ leaving regulation | | 0.15 | | | ms | | tpwok_H holdup | Loss of DC to PWOK_H de-asserted | | 2 | | | ms | | tpwok_H low | Time PWOK_H is kept low after being de-asserted | | 100 | | | ms | | tPSON_L V1 on | Delay PSON_L active to $V_1$ in regulation | | 5 | | 400 | ms | | tpson_L V1 off | Delay PSON_L de-asserted to $V_1$ disabled | | | TBD | | ms | | t <sub>PSON_L</sub> PWOK_H | Delay PSON_L de-asserted to PWOK_H de-asserted | | | | 4 | ms | | t <sub>V1 off</sub> | Time $V_1$ is kept off after leaving regulation | | | 1 | | s | | tvsB off | Time V <sub>SB</sub> is kept off after leaving regulation | | | 1 | | s | <sup>&</sup>lt;sup>3</sup> At repeated ON-OFF cycles the start-up times can be increased by 1 s ### 10.8 LED INDICATOR The front-end has one front LED showing the status of the supply. The LED is bi-colored: green and amber, and indicates DC input and DC output power presence and warning or fault conditions. *Table 1* below lists the different LED status. | OPERATING CONDITION <sup>4</sup> | LED SIGNALING | |---------------------------------------------------------------------------------------------|----------------------| | No Vi or DC Line in UV condition, $\mathit{VsB}$ not present from paralleled power supplies | Off | | PSON_L High | Blinking Green 1 Hz | | No DC or ADC Line in UV condition, $\mathit{VsB}$ present from paralleled power supplies | | | $V_1$ or $V_{SB}$ out of regulation | | | Over temperature shutdown | Solid Amber | | Output over voltage shutdown ( $V_1$ or $V_{SB}$ ) | Solid Affice | | Output over current shutdown ( ${\it V}_{\rm SB}$ ) | | | Fan error (>15%) | | | Over temperature warning | Blinking Amber 1 Hz | | Minor fan regulation error (>5%, <15%) | Billiking Amber 1 nz | | Firmware boot loading in process | Blinking Green 2 Hz | | Outputs $V_1$ and $V_{SB}$ in regulation | Solid Green | Table 1. LED Status <sup>&</sup>lt;sup>4</sup> The order of the criteria in the table corresponds to the testing precedence in the controller Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 ### 11. I2C / PMBus® COMMUNICATION The PET front-end is a communication Slave device only; it never initiates messages on the I<sup>2</sup>C/SMBus by itself. The communication bus voltage and timing is defined in *Table 2* and further characterized through: - The SDA/SCL IOs use 3.3 V logic levels - External pull-up resistors on SDA/SCL required for correct signal edges - Full SMBus clock speed of 100 kbps - Clock stretching limited to 1 ms - SCL low time-out of >25 ms with recovery within 10 ms - Recognizes any time Start/Stop bus conditions Figure 13. Physical Layer of Communication Interface Communication to the DSP or the EEPROM will be possible as long as the input DC voltage is provided. If no DC is present, communication to the unit is possible as long as it is connected to a life VSB output (provided e.g. by the redundant unit). If only V1 is provided, communication is not possible. | PARAMETER | DESCRIPTION | CONDITION | MIN | MAX | UNIT | |----------------------------------|-------------------------------------|--------------------------------|-----------------------------------|---------------------------------------|------| | SCL / SDA | | | | | | | V <sub>1</sub> ∟ In <sub>l</sub> | put low voltage | | -0.5 | 1.0 | V | | V <sub>iH</sub> In <sub>i</sub> | put high voltage | | 2.3 | 3.5 | V | | V <sub>hys</sub> In | put hysteresis | | 0.15 | | V | | V₀L Oι | utput low voltage | 3 mA sink current | 0 | 0.4 | V | | t <sub>r</sub> Ris | se time for SDA and SCL | | 20+0.1C <sub>b</sub> <sup>1</sup> | 300 | ns | | t <sub>of</sub> Ot | utput fall time ViHmin → ViLmax | $10 \ pF < C_b{}^1 < 400 \ pF$ | 20+0.1C <sub>b</sub> <sup>1</sup> | 250 | ns | | / Inj | put current SCL/SDA | 0.1 VDD < Vi < 0.9 VDD | -10 | 10 | μΑ | | Ci Int | ternal Capacitance for each SCL/SDA | | | 50 | pF | | f <sub>SCL</sub> SC | CL clock frequency | | 0 | 100 | kHz | | R <sub>pull-up</sub> Ex | kternal pull-up resistor | f <sub>SCL</sub> ≤ 100 kHz | | 1000 ns / C <sub>b</sub> <sup>1</sup> | Ω | | t <sub>HDSTA</sub> Ho | old time (repeated) START | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | μs | | <i>t</i> Low Lo | ow period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | μs | | t <sub>HIGH</sub> Hi | gh period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | μs | | tsusta Se | etup time for a repeated START | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | μs | | t <sub>HDDAT</sub> Da | ata hold time | f <sub>SCL</sub> ≤ 100 kHz | 0 | 3.45 | μS | | tsudat Da | ata setup time | f <sub>SCL</sub> ≤ 100 kHz | 250 | | ns | | t <sub>SUSTO</sub> Se | etup time for STOP condition | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | μS | | <i>t</i> <sub>BUF</sub> Bu | us free time between STOP and START | f <sub>SCL</sub> ≤ 100 kHz | 5 | | ms | <sup>&</sup>lt;sup>1</sup> Cb = Capacitance of bus line in pF, typically in the range of 10...400 pF Table 2. FC / SMBus Specification Figure 14. FC / SMBus Timing #### ADDRESS SELECTION The address for I<sup>2</sup>C communication can be configured by pulling address input pins A1 and A0 either to GND (Logic Low) or leave them open (Logic High). An internal pull up resistor will cause the A0/A1 and A3 pin to be in High Level if left open. A fixed addressing offset exists between the Controller and the EEPROM. | A2 <sup>2)</sup> | A1 | A0 | I2C Ad | ldress 1) | |------------------|----|----|------------|-----------| | AZ ¬ | AI | AU | Controller | EEPROM | | 0 | 0 | 0 | 0xB0 | 0xA0 | | 0 | 0 | 1 | 0xB2 | 0xA2 | | 0 | 1 | 0 | 0xB4 | 0xA4 | | 0 | 1 | 1 | 0xB6 | 0xA6 | | 1 | 0 | 0 | 0xB8 | 0xA8 | | 1 | 0 | 1 | 0xBA | 0xAA | | 1 | 1 | 0 | 0xBC | 0xAC | | 1 | 1 | 1 | 0xBE | 0xAE | <sup>1)</sup> The LSB of the address byte is the R/W bit. Table 3. Address and Protocol Encoding These models have only two addressing pins A0 and A1. A2 is set to 0 inside firmware by default. ### 11.1 SMBALERT\_L OUTPUT The SMBALERT\_L signal indicates that the power supply is experiencing a problem that the system agent should investigate. This is a logical OR of the Shutdown and Warning events. It is asserted (pulled Low) at Shutdown or Warning events such as reaching temperature warning/shutdown threshold of critical component, general failure, over-current, over-voltage, under-voltage or low-speed of failed fan. This signal may also indicate the power supply is operating in an environment exceeding the specified limits. The SMBAlert signal is asserted simultaneously with the LED turning to solid amber or blinking amber. | PARAMETER | | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |------------------|---------------------------------------------|-------------------------------------------------------|-----|------|-----|------| | SMB_AL | LERT_L | | | | | | | V <sub>ext</sub> | Maximum External Pull up Voltage | | | | 12 | V | | I <sub>OH</sub> | Maximum High Level Leakage Current | No Failure or Warning condition, $V_O = 12 \text{ V}$ | | | 10 | μΑ | | Vol | Output Low Level Voltage | Failure or Warning condition, Isink < 4 mA | 0 | | 0.4 | V | | Rpull up | Internal Pull up Resistor to internal 3.3 V | | | None | | | | lol | Maximum Sink Current | <i>V</i> <sub>0</sub> < 0.4 V | | | 4 | mA | Figure 15. SMBALERT\_L connection Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 <sup>&</sup>lt;sup>2)</sup> A2 is used on the standard model only. On special models (e.g. PET2000-12-074ND020) the connector PIN is used for IN\_OK functionality. #### 11.2 CONTROLLER AND EEPROM ACCESS The controller and the EEPROM in the power supply share the same I<sup>2</sup>C bus physical layer (see *Figure 16*) and can be accessed under different addresses, see ADDRESS SELECTION. The SDA/SCL lines are connected directly to the controller and EEPROM which are supplied by internal 3.3 V. The EEPROM provides 256 bytes of user memory. None of the bytes are used for the operation of the power supply. Figure 16. FC Bus to DSP and EEPROM #### 11.3 EEPROM PROTOCOL The EEPROM follows the industry communication protocols used for this type of device. Even though page write / read commands are defined, it is recommended to use the single byte write / read commands. #### WRITE The write command follows the "SMBus 1.1 Write Byte Protocol". After the device address with the write bit cleared, the Two Byte Data Address is sent followed by the data byte and the STOP condition. A new START condition on the bus should only occur after 5ms of the last STOP condition to allow the EEPROM to write the data into its memory. #### **READ** The read command follows the "SMBus 1.1 Read Byte Protocol". After the device address with the write bit cleared the two byte data address is sent followed by a repeated start, the device address and the read bit set. The EEPROM will respond with the data byte at the specified location. #### 11.4 PMBus® PROTOCOL The Power Management Bus (PMBus®) is an open standard protocol that defines means of communicating with power conversion and other devices. For more information, please see the System Management Interface Forum web site at: <a href="https://www.powerSIG.org">www.powerSIG.org</a>. PMBus® command codes are not register addresses. They describe a specific command to be executed. The PET2000-12-074ND supply supports the following basic command structures: - Clock stretching limited to 1 ms - SCL low time-out of >25 ms with recovery within 10 ms - · Recognized any time Start/Stop bus conditions #### **WRITE** The write protocol is the SMBus 1.1 Write Byte/Word protocol. Note that the write protocol may end after the command byte or after the first data byte (Byte command) or then after sending 2 data bytes (Word command). In addition, Block write commands are supported with a total maximum length of 255 bytes. See PET2000-12-074NA / PET2000-12-074ND PMBus® Communication Manual URP.00234 for further information. #### **READ** The read protocol is the SMBus 1.1 Read Byte/Word protocol. Note that the read protocol may request a single byte or word. In addition, Block read commands are supported with a total maximum length of 255 bytes. See PET2000-12-074NA/ PET2000-12-074ND PMBus® Communication Manual URP.00234 for further information. #### 11.5 GRAPHICAL USER INTERFACE The Bel Power Solutions provides with its "I<sup>2</sup>C Utility" a Windows® XP/Vista/Win7 compatible graphical user interface allowing the programming and monitoring of the PET2000-12-074xD Front-End. The utility can be downloaded on: www.belpowersolution.com and supports both the PSMI and PMBus® protocols. The GUI allows automatic discovery of the units connected to the communication bus and will show them in the navigation tree. In the monitoring view the power supply can be controlled and monitored. If the GUI is used in conjunction with the YTM.00046 Evaluation Board it is also possible to control the PSON\_L pin(s) of the power supply. Further there is a button to disable the internal fan for approximately 10 seconds. This allows the user to take input power measurements without fan consumptions to check efficiency compliance to the Climate Saver Computing Platinum specification. The monitoring screen also allows to enable the hot-standby mode on the power supply. The mode status is monitored and by changing the load current it can be monitored when the power supply is being disabled for further energy savings. This obviously requires 2 power supplies being operated as a redundant system (as in the evaluation kit). NOTE: The user of the GUI needs to ensure that only one of the power supplies have the hot-standby mode enabled. Figure 17. Monitoring dialog of the FC Utility ### 12. TEMPERATURE AND FAN CONTROL To achieve best cooling results sufficient airflow through the supply must be ensured. Do not block or obstruct the airflow at the rear of the supply by placing large objects directly at the output connector. The PET2000-12-074ND is provided with a rear to front airflow, which means the air enters through the DC-output of the supply and leaves at the DC-inlet. The PET2000-12-074RD is provided with a front to rear airflow, which means the air enters through the DC-input of the supply and leaves at the DC-output. The PET2000-12-074xD power supply has been designed for horizontal operation. Figure 18. Airflow direction PET2000-12-074ND Figure 19. Airflow direction PET2000-12-074RD The fan inside of the supply is controlled by a microprocessor. The rpm of the fan is adjusted to ensure optimal supply cooling and is a function of output power and the inlet temperature. *Figure 20* illustrates the programmed fan curves. Figure 20. Fan speed vs. main output load The PET2000-12-074ND provides access via $I^2C$ to the measured temperatures of sensors within the power supply, see *Table 4*. The microprocessor is monitoring these temperatures and if warning threshold of one of these sensors is reached it will set fan to maximum speed. If temperatures continue to rise above shut down threshold the main output $V_7$ (or $V_{SB}$ if auxiliary converter is affected) will be disabled. At the same time, the warning or fault condition is signalized accordingly through LED, PWOK\_H and SMBALERT\_L. | TEMPERATURE SENSOR | DESCRIPTION / CONDITION | PMBUS<br>REGISTER | WARNING<br>THRESHOLD | SHUT DOWN<br>THRESHOLD | |-----------------------|--------------------------------------------------------------------------------------------------------------|-------------------|----------------------|------------------------| | Inlet Air Temperature | PET2000-12-074ND<br>Sensor located on control board close to DC end of<br>power supply (card edge connector) | Ox8D | 77°C | 80°C | | | PET2000-12-074RD<br>Sensor located next to the fan of power supply | | 67°C | 70°C | | Synchronous Rectifier | Sensor located on secondary side of DC/DC stage | 0xD6 | 95°C | 105°C | | Primary Heat Sink | Sensor located next to the heat sink | 0x8E | 95°C | 105°C | Table 4. Temperature sensor location and thresholds Asia-Pacific Europe, Middle East +86 755 298 85888 +353 61 225 977 North America +1 408 785 5200 ### 13. MAXIMUM OUTPUT POWER VERSUS INLET TEMPERATURE FOR SAFETY COMPLIANCY For safety compliant operation the power supply needs to be operating inside the specified operating conditions. The PET2000-12-074xD modules have different power derating behavior which are mainly dependent on the air flow direction and the ambient conditions. #### PET2000-12-074ND Between 0°C and 55°C power supply is only depending on AC input altitude. Above 55°C the maximum output power is further reduced with rising temperature. *Figure 21* illustrates these maximum current and power levels. Figure 21. Maximum current and power levels PET2000-12-074ND #### PET2000-12-074RD Between 0°C and 40°C power supply is only depending on AC input altitude. Above 40°C the maximum output power is further reduced with rising temperature. *Figure 22* illustrates these maximum current and power levels. Figure 22. Maximum current and power levels PET2000-12-074RD ### 14. ELECTROMAGNETIC COMPATIBILITY ### **14.1 IMMUNITY** | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |---------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------| | ESD Contact Discharge | IEC / EN 61000-4-2, ±8 kV, 25+25 discharges per test point (metallic case, LED, connector body) | Α | | ESD Air Discharge | IEC / EN 61000-4-2, ±15 kV, 25+25 discharges per test point (non-metallic user accessible surfaces) | Α | | Radiated Electromagnetics Filed | IEC / EN 61000-4-3, 10 V/m, 1 kHz/80% Amplitude Modulation, 1μs Pulse Modulation, 10 kHz 2 GHz | Α | | Burst | IEC / EN 61000-4-4, Level 3<br>DC input port ±2 kV, 1 minute | Α | | Surge | IEC / EN 61000-4-5; NEBS GR-1089-CORE Issue 6<br>Common mode: ±1 kV (2 Ohm)<br>Differential mode: ±1 kV (2 Ohm) | А | | RF Conducted Immunity | IEC / EN 61000-4-6, Level 3, 10 Vrms, CW, 0.1 80 MHz | Α | #### 14.2 EMISSION | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |--------------------|-------------------------------------------------------------------|----------------| | Conducted Emission | EN 55022 / CISPR 22: 0.15 30 MHz, QP and AVG, single power supply | Class A - 6 dB | | Radiated Emission | EN 55022 / CISPR 22: 30 MHz 1 GHz, QP, single power supply | Class A - 6 dB | | Acoustical Noise | Distance at bystander position, 25°C, 50% Load | 65 dBA | ### 15. SAFETY / APPROVALS Maximum electric strength testing is performed in the factory according to IEC/EN 60950, and UL 60950. Input-to-output electric strength tests should not be repeated in the field. Bel Power Solutions will not honor any warranty claims resulting from electric strength field tests. | PARAMETER | DESCRIPTION / CONDITION | NOTE | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | Agency Approvals | UL 60950-1 2 <sup>nd</sup> Edition CAN/CSA-C22.2 No. 60950-1-07 2 <sup>nd</sup> Edition IEC 60950-1: 2005 EN 62368-1: 2014 EN 60950-1: 2006 EN 62368-1: 2014 NEMKO EAC CQC GB4943.1-2011 TR TC 004/2011 | Approved | | | Input plus to chassis; 1414V for 1 minute | Basic | | Isolation Strength | Input minus to chassis; 1414V for 1 minute | Basic | | | Output to chassis | None<br>(Direct connection) | | Croopage / Clearance | Primary to chassis (PE) | >2 mm | | Creepage / Clearance | Primary to secondary | >Z | Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 ### 16. ENVIRONMENTAL | PARAM | IETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|--------------------------|----------------| | TA | Ambient Temperature | Up to 1'000m ASL, PET2000-12-074ND<br>Up to 1'000m ASL, PET2000-12-074RD<br>Linear derating from 1'000 to 3'048 m ASL<br>PET2000-12-074ND<br>PET2000-12-074RD | -5<br>-5 | | +55<br>+40<br>+45<br>+30 | °C<br>°C<br>°C | | TAext | Extended Temp. Range | PET2000-12-074ND<br>PET2000-12-074RD | | | 70<br>55 | °C | | TS | Storage Temperature | Non-operational | -20 | | +70 | °C | | | Altitude | Operational, above Sea Level | - | | 3'048 | m | | | Aintude | Non-operational, above Sea Level | - | | 10'600 | m | | | Shock, operational | Half sine, 11ms, 10 shocks per direction, | | | 1 | g peak | | | Shock, non-operational | 6 directions | | | 30 | g peak | | | Vibration, sinusoidal, operational | IEC/EN 60068-2-6, sweep 5 to 500 to 5 Hz, 1 | | | 1 | g peak | | | Vibration, sinusoidal, non-operational | octave/min, 5 sweep per axis | | | 4 | g peak | | | Vibration, random, operational | 7.7grms 30min, 3 axes operational | | | 7.7 | Grms | | | Vibration, random, non-operational | IEC/EN 60068-2-64, 5 to 500 Hz, 1 hour per axis | | | 0.025 | g²/Hz | ### 17. RELIABILITY | PARAM | ETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------|----------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------| | MTBF | Mean time to failure | According Bellcore TR-TSY-000332, Issue 3 $T_A = 25$ °C, $V_i = 48$ VDC, $0.5 \cdot I_{f nom}$ , $I_{SB nom}$ | 683 | | | kh | | | Evacated life time | $T_A = 25$ °C, $V_i = 48$ VDC, $0.7 \cdot I_{1 \text{ nom}}$ , $I_{SB \text{ nom}}$ | 7 | | | 110040 | | | Expected life time | $T_A = 55$ °C, $V_i = 48$ VDC, $I_{1 nom}$ , $I_{SB nom}$ | 2 | | | years | ## 18. MECHANICAL | PARAN | METER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------|--------------|-------------------------|-----|-------|-----|------| | | | Width | | 73.5 | | mm | | | Dimensions * | Heigth | | 40.0 | | mm | | | | Depth | | 265.0 | | mm | | m | Weight | | | 1.2 | | kg | <sup>\*</sup> Dimensions in mm, tolerances acc. ISO 2768 ()-H, unless otherwise stated: 0.5-30: ±0.2; 30-120: ±0.3; 120-400: ±0.5 Figure 23. Top and side view with the connector added Figure 24. Front view Figure 25. Rear view A screw added on the PET2000-12-074xD side prevents the unit from being inserted into system with standard INTEL connector. Systems using PET2000-12-074xD must have a slot of $\emptyset$ 6 mm x 14 mm implemented to allow the unit to be inserted. The maximum size of the screw head is $\emptyset$ 6mm and height 2.12 mm. Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 225 977 Figure 26. Polarizing screw # 19. CONNECTORS | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DC inlet | Receptacle: Amphenol # C10-730138-000, 3.6 mm Plug: Amphenol # C10-747100-000, for 6 AWG (black) Amphenol # C10-638974-000, for 6 AWG (gray) Amphenol # C10-747442-000, for 4 AWG (black) Input wire harness (with black plug): Amphenol # CR-302001-257 | | | | | | DC diameter requirement | Wire size | 6 | | 4 | AWG | | Output connector | Output connector 25-Pin PCB card edge | | | | | | Mating output connector | Manufacturer: FCI Electronics Manufacturer P/N: 10130248-005LF (see <i>Figure 27</i> for option x) BEL P/N: ZES.00678 | | | | | | PIN | SIGNAL NAME | DESCRIPTION | |---------------------|-------------|-----------------------------------------------------------------------------| | P1 ~ P10 | GND | Power and signal ground (return) | | P29 ~ P36 | GND | rowel and signal ground (return) | | P11 ~ P18 | V1 | +12 VDC main output | | P19 ~ P28 | V1 | +12 VDC IIIaiii output | | S1 | A0 | I <sup>2</sup> C address selection input | | S2 | A1 | 1 O address selection input | | S3, S4,<br>S21, S22 | VSB | +12 V Standby positive output | | S5 | NC | Not used | | S6 | ISHARE | Analog current share bus | | S7 | Reserved | For future use, keep open circuit | | S8 | PRESENT_L | Power supply seated, active-low | | S9 | A2<br>or | I2C address selection input (on standard models) or | | 39 | IN_OK | Input voltage OK signal output, active-high (e.g. For PET2000-12-074ND0200) | | S10 ~ S15 | GND | Power and signal ground (return) | | S16 | PWOK_H | Power OK signal output, active-high | | S17 | V1_SENSE | Main output positive sense | | S18 | V1_SENSE_R | Main output negative sense | | S19 | SMB_ALERT_L | SMB Alert signal output, active-low | | S20 | PSON_L | Power supply on input, active-low | | S23 | SCL | I <sup>2</sup> C clock signal line | | S24 | SDA | I <sup>2</sup> C data signal line | Table 5. Output connector pin assignment Figure 27. Mating connector drawing page 1 Figure 28. Mating connector drawing page 2 Figure 29. Mating connector drawing page 3 ### 20. ACCESSORIES | ITEM | DESCRIPTION | ORDERING PART<br>NUMBER | SOURCE | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------| | | I <sup>2</sup> C Utility Windows XP/Vista/7 compatible GUI to program, control and monitor Front-End power supplies (and other I <sup>2</sup> C units) | ZS-00130 | belfuse.com/power-solutions | | | Evaluation Board Connector board to operate PET2000-12-074NA and PET2000-12-074ND. Includes an on-board USB to I <sup>2</sup> C converter (use <i>FC Utility</i> as desktop software). | YTM.00046 | belfuse.com/power-solutions | ### For more information on these products consult: tech.support@psbel.com **NUCLEAR AND MEDICAL APPLICATIONS** - Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems. **TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.